IC CPLD 256MC 6.7NS
The CoolRunner-II 128-macrocell device is designed for both high performance and low power applications. This lends power savings to high-end communication equipment and high speed to battery operated devices. Due to the low power stand-by and dynamic operation, overall system reliability is improved
This device consists of eight Function Blocks inter-connected by a low power Advanced Interconnect Matrix (AIM). The AIM feeds 40 true and complement inputs to each Function Block. The Function Blocks consist of a 40 by 56 P-term PLA and 16 macrocells which contain numerous configuration bits that allow for combinational or registered modes of operation.
Additionally, these registers can be globally reset or preset and configured as a D or T flip-flop or as a D latch. There are also multiple clock signals, both global and local product term types, configured on a per macrocell basis. Output pin configurations include slew rate limit, bus hold, pull-up, open drain and programmable grounds. A Schmitt-trigger input is available on a per input pin basis. In addition to storing macrocell output states, the macrocell registers may be configured as direct input registers to store signals directly from input pins.
Clocking is available on a global or Function Block basis. Three global clocks are available for all Function Blocks as a synchronous clock source. Macrocell registers can be individually configured to power up to the zero or one state. A global set/reset control line is also available to asynchronously set or reset selected registers during operation. Additional local clock, synchronous clock-enable, asynchronous set/reset and output enable signals can be formed using product terms on a per-macrocell or per-Function Block basis.
A DualEDGE flip-flop feature is also available on a per macrocell basis. This feature allows high performance synchronous operation based on lower frequency clocking to help reduce the total power consumption of the device.
Circuitry has also been included to divide one externally supplied global clock (GCK2) by eight different selections. This yields divide by even and odd clock frequencies.
The use of the clock divide (division by 2) and DualEDGE flip-flop gives the resultant CoolCLOCK feature
DataGATE is a method to selectively disable inputs of the CPLD that are not of interest during certain points in time.
By mapping a signal to the DataGATE function, lower power can be achieved due to reduction in signal switching.
Another feature that eases voltage translation is I/O banking. Two I/O banks are available on the CoolRunner-II 128 macrocell device that permit easy interfacing to 3.3V, 2.5V, 1.8V, and 1.5V devices.
The CoolRunner-II 128 macrocell CPLD is I/O compatible with various JEDEC I/O standards (see Table 1). This device is also 1.5V I/O compatible with the use of Schmitt-trigger inputs.
Table 1: I/O Standards for XC2C128(1)IOSTANDARD AttributeOutput VCCIOInput VCCIOInput VREFBoard Termination Voltage VTTLVTTL3.33.3N/AN/ALVCMOS333.33.3N/AN/ALVCMOS252.52.5N/AN/ALVCMOS181.81.8N/AN/ALVCMOS15(2)1.51.5N/AN/AHSTL_184.108.40.2060.75SSTL2_220.127.116.11.25SSTL3_18.104.22.168.5
• Optimized for 1.8V systems
- As fast as 5.7 ns pin-to-pin delays
- As low as 13 μA quiescent current
• Industry’s best 0.18 micron CMOS CPLD
- Optimized architecture for effective logic synthesis.
Refer to the CoolRunner™-II family data sheet for
- Multi-voltage I/O operation — 1.5V to 3.3V
• Available in multiple package options
- 100-pin VQFP with 80 user I/O
- 144-pin TQFP with 118 user I/O
- 132-ball CP (0.5mm) BGA with 106 user I/O
- 208-pin PQFP with 173 user I/O
- 256-ball FT (1.0mm) BGA with 184 user I/O
- Pb-free available for all packages
- Tape & Reel (TR)/Cut Tape (CT)/Tray/Tube
- RoHs Status
- Lead free/RoHS Compliant
XC2C256 Technical Support PDF Datasheet Overview
XC2C256-7VQ100I Verwandte besondere
Ratings and Reviews (1)
- 5 / 5
- 5 Stars 100%
- 4 Stars 0%
- 3 Stars 0%
- 2 Stars 0%
- 1 Stars 0%
I received the items
Estimated Delivery Time: Apr 18 - Apr 23 days (choose Expedited at checkout).
Fracht & Zahlung
- Schiff Fee
- Lead Time
- $20.00-$40.00 (0.50 KG)
- 2-5 days
- $20.00-$40.00 (0.50 KG)
- 3-7 days
- $20.00-$45.00 (0.50 KG)
- 2-5 days
- $25.00-$65.00 (0.50 KG)
- 2-5 days
- $25.00-$45.00 (0.50 KG)
- 5-14 days
- REGISTERED AIR MAIL
- $2.00-$3.00 (0.10 KG)
- 7-30 days
Processing Time：Shipping fee depend on different zone and country.
- Hand Fee
- Wire Transfer
- charge US$30.00 banking fee.
- charge 4.0% service fee.
- Credit Card
- charge 3.5% service fee.
- Western Union
- charge US$0.00 banking fee.
- Money Gram
- charge US$0.00 banking fee.
Wir bieten qualitativ hochwertige Produkte, aufmerksamen Service und nach dem Verkauf Garantie
Wir haben reiche Produkte, können Ihre verschiedenen Bedürfnisse erfüllen.
Mindestbestellmenge beginnt 1pcs.
Niedrigsten Transportgebühr beginnt bei US $ 2,00.
90 Tage Qualitätsgarantie für alle Produkte.
Step2: Vacuum Packaging
Step3: Anti-Static Bag
Step4: Individual Packaging
Step5: Packaging Boxes
Step6: Bar-Code Shipping Tag
All the products will packing in anti-staticbag. Ship with ESD antistatic protection.
Outside ESD packing’s lable will use ourcompany’s information: Part Mumber, Brand and Quantity.
We will inspect all the goods before shipment,ensure all the products at good condition and ensure the parts are new originalmatch datasheet.
After all the goods are ensure no problems afterpacking, we will packing safely and send by global express. It exhibitsexcellent puncture and tear resistance along with good seal integrity.
1.We provide 90 days warranty.
2.If some of the items you received aren't of perfect quality, we would resiponsibly arrange your refund or replacement. But the items must remain their orginal condition.
- Q: How does Jotrin guarantee that XC2C256-7VQ100I is the original manufacturer or agent of XILINX?
- We have a professional business development department to strictly test and verify the qualifications of XILINX original manufacturers and agents. All XILINX suppliers must pass the qualification review before they can publish their XC2C256-7VQ100I devices; we pay more attention to the channels and quality of XC2C256-7VQ100I products than any other customer. We strictly implement supplier audits, so you can purchase with confidence.
- Q: How to find the detailed information of XC2C256-7VQ100I chips? Including XILINX original factory information, Embedded - CPLDs (Complex Programmable Logic Devices) application, XC2C256-7VQ100I pictures?
- You can use Jotrin's intelligent search engine, or filter by CoolRunner-II CPLD category, or find it through Xilinx, Inc Information page.
- Q: Are the XILINX's XC2C256-7VQ100I price and stock displayed on the platform accurate?
- The XILINX's inventory fluctuates greatly and cannot be updated in time, it will be updated periodically within 24 hours. After submitting an order for XC2C256-7VQ100I, it is recommended to confirm the order with Jotrin salesperson or online customer service before payment.
- Q: Can I place an order offline?
Yes. We accept offline orders.
We can provide order placement service. You only need to log in, click "My Orders" to enter the transaction management, and you will see the "Order Details" interface. After checking it, select all and click "Place Order". In addition, you can enjoy coupons or other selected gifts when placing orders online.
- Q: What forms of payment can I use in Jotrin?
- TT Bank, Paypal, Credit Card, Western Union, and Escrow is all acceptable.
- Q: How is the shipping arranged and track my package?
Customers can choose industry-leading freight companies, including DHL, FedEx, UPS, TNT, and Registered Mail.
Once your order has been processed for shipment, our sales will send you an e-mail advising you of the shipping status and tracking number.
Note: It may take up to 24 hours before carriers will display tracking information. In normal conditions, Express delivery needs 3-5 days, Registered Mail needs 25-60 days.
- Q: What is the process for returns or replacement of XC2C256-7VQ100I?
All goods will implement Pre-Shipment Inspection (PSI), selected at random from all batches of your order to do a systematic inspection before arranging the shipment.
If there is something wrong with the XC2C2567VQ100I we delivered, we will accept the replacement or return of the XC2C256-7VQ100I only when all of the below conditions are fulfilled:
(1)Such as a deficiency in quantity, delivery of wrong items, and apparent external defects (breakage and rust, etc.), and we acknowledge such problems.
(2)We are informed of the defect described above within 90 days after the delivery of XC2C256-7VQ100I.
(3)The XC2C256-7VQ100I is unused and only in the original unpacked packaging.
Two processes to return the products:
(1)Inform us within 90 days
(2)Obtain Requesting Return Authorizations
More details about return electronic components please see our Return & Change Policy.
- Q: How to contact us and get support, such as XC2C256-7VQ100I datasheet pdf, XC2C256 pin diagram?
- Need any After-Sales service, please feel free contact us: email@example.com
- 1.About the Spartan-7 of Xilinx FPGA Family
- 2.Xilinx FPGA naming conventions
- 3.Xilinx-FPGA DNA reading method
- 4.Xilinx-7Series-FPGA high-speed transceiver use learning
- 5.FPGAs, 3D ICs, and MPSoCs suit LTE Advanced applications
- 6.Development Environment supports SoCs and MPSoCs.
XC2C128-7VQ100I CPLD CoolRunner -II Family 3K Gates 128 Macro Cells 152MHz 0.18um (CMO...
XC2C128-7VQG100I CPLD CoolRunner -II Family 3K Gates 128 Macro Cells 152MHz 0.18um (CMO...
XC2C256-7VQ100C Cpld coolrunner™-ii family 6k gates 256 macro cells 152mhz 0.18um (cmo...
XC18V04VQ44C In-System Programmable Configuration PROMs
XC17S40XLPD8C SERIAL PROM FOR 40000 SYSTEM GATE LOGIC
XC18V02VQ44C PROM Parallel/Serial 2M-bit 3.3V EEPROM